Title :
Design and simulation analysis of nanoscale vertical MOSFET technology
Author :
Saad, Ismail ; Lee, Razak M A ; Riyadi, Munawar A. ; Ismail, Razali
Author_Institution :
Sch. of Eng. & Inf. Technol., Univ. Malaysia Sabah, Kota Kinabalu, Malaysia
Abstract :
Design consideration of vertical MOSFET with double gate structure on each side of insulating pillar for nanodevice applications is presented. The body doping effect on vertical channel for channel length, Lg = 50 nm and analyzing its effect towards such small devices was successfully performed. The analysis continued with the comparative investigation of device performance with conventional planar MOSFET as scaling Lg down to 50 nm. The final part evaluates the innovative design of incorporating dielectric pocket (DP) on top of vertical MOSFET turret with comprehensive device performance analysis as compared to standard vertical MOSFET in nanoscale realm. An optimized body doping for enhanced performance of vertical MOSFET was revealed. The vicinity of DP near the drain end is found to reduce the charge sharing effects between source and drain that gives better gate control of the depletion region for short channel effect (SCE) suppression in nanodevice structure.
Keywords :
MOSFET; circuit simulation; nanoelectronics; depletion region; dielectric pocket; double gate structure; insulating pillar; nanodevice application; nanodevice structure; nanoscale vertical MOSFET technology; performance analysis; planar MOSFET; short channel effect suppression; simulation analysis; vertical MOSFET turret; Analytical models; CMOS process; CMOS technology; Dielectrics; Doping; MOSFET circuits; Nanoscale devices; Performance analysis; Silicon; Threshold voltage; Dielectric Pockets; Doping effect; Planar MOSFET; Short channel effect; Vertical MOSFET;
Conference_Titel :
Research and Development (SCOReD), 2009 IEEE Student Conference on
Conference_Location :
UPM Serdang
Print_ISBN :
978-1-4244-5186-9
Electronic_ISBN :
978-1-4244-5187-6
DOI :
10.1109/SCORED.2009.5443109