DocumentCode :
20229
Title :
Low-Cost Post-Bond Testing of 3-D ICs Containing a Passive Silicon Interposer Base
Author :
Chun-Chuan Chi ; Marinissen, Erik Jan ; Goel, Sandeep Kumar ; Cheng-Wen Wu
Author_Institution :
Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume :
22
Issue :
11
fYear :
2014
fDate :
Nov. 2014
Firstpage :
2388
Lastpage :
2401
Abstract :
Through-silicon vias (TSVs) provide high-density vertical interconnects between dies and enable the creation of 3-D ICs having higher performance and lower power consumption than traditional 2-D ICs. A practical TSV-based 3-D integration approach is to place multiple dies (or die stacks) side by side on a passive silicon interposer base, in which there are TSVs and metal wires serving as interconnects. In this paper, we propose a post-bond design-for-test architecture and a test strategy for such interposer-based 3-D ICs. Functional package pins and interconnects are reused to build multibit parallel test access mechanisms (PTAMs), which provide post-bond test access with no or low extra area costs. Four PTAM architectures are presented, and the corresponding PTAM optimization algorithms are proposed which can quickly identify the best PTAM configuration to achieve the shortest test time. We also propose an algorithm for adding dedicated test interconnects to improve test bandwidth at the expense of extra microbumps and metal wires. Experimental results show that the proposed techniques are effective in test length (and therefore test time) reduction. Moreover, cost-benefit analysis results suggest that our approaches have lower total test costs compared with a base-case one-bit JTAG-only solution.
Keywords :
cost-benefit analysis; design for testability; elemental semiconductors; integrated circuit bonding; integrated circuit design; integrated circuit interconnections; integrated circuit packaging; integrated circuit testing; optimisation; passive networks; silicon; three-dimensional integrated circuits; wires (electric); 2D IC; 3D IC; PTAM architecture; Si; base-case one-bit JTAG-only solution; cost-benefit analysis; functional package pins; high-density vertical interconnection; metal wire; microbumps; multibit parallel test access mechanism; optimization algorithm; passive silicon interposer base; post-bond design-for-test architecture; power consumption; practical TSV-based 3D integration approach; through-silicon vias; Integrated circuit interconnections; Optimization; Pins; Silicon; Testing; Wires; 2.5-D IC; 25-D IC; 3-D IC; design for test; interposer; post-bond test; test access mechanism; through-silicon via (TSV); through-silicon via (TSV).;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2013.2293192
Filename :
6680768
Link To Document :
بازگشت