DocumentCode :
2023269
Title :
FPGA implementation of a space-time trellis decoder
Author :
Calayag, Marciano S., Jr. ; Servano, Sarah Isolde T ; Tuazon, Kristina R. ; Lorenzo, Romarie U. ; Marciano, Joel S., Jr.
Author_Institution :
Wireless Commun. Eng. Lab., Univ. of the Philippines, Diliman, Philippines
fYear :
2009
fDate :
16-18 Nov. 2009
Firstpage :
69
Lastpage :
72
Abstract :
This paper describes the real-time implementation of a space-time trellis encoder and decoder using the Xilinx Virtex-4¿FX12 FPGA. The code uses a generator matrix designed for 4-state space-time trellis (STT) that uses Quadrature Phase Shift Keying (QPSK) modulation scheme. The decoding process was done using Maximum Likelihood (ML) through the Viterbi Algorithm. The results show that the STT decoder can successfully decipher the encoded symbols from the STT encoder and that it can fully recover the original data in the absence of noise. The data rate of the decoder was 6.25 Msymbols/s. It was shown that 14% of the logic elements in Virtex 4 FPGA were used in implementing an encoder-decoder system.
Keywords :
Viterbi decoding; field programmable gate arrays; matrix algebra; maximum likelihood estimation; quadrature phase shift keying; space-time codes; trellis codes; QPSK modulation; Virtex 4 FPGA; Viterbi algorithm; generator matrix; maximum likelihood estimation; quadrature phase shift keying; space-time trellis decoder; space-time trellis encoder; Decoding; Field programmable gate arrays; FPGA; MIMO; Space time coding; wireless communications;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Research and Development (SCOReD), 2009 IEEE Student Conference on
Conference_Location :
UPM Serdang
Print_ISBN :
978-1-4244-5186-9
Electronic_ISBN :
978-1-4244-5187-6
Type :
conf
DOI :
10.1109/SCORED.2009.5443323
Filename :
5443323
Link To Document :
بازگشت