DocumentCode :
2024643
Title :
Dynamic power and signal integrity analysis for chip-package-board co-design and co-simulation
Author :
Wane, Sidina ; Kuo, An-Yu ; Santos, Patrick Dos
Author_Institution :
NXP-Semicond. Campus-EffiScience, Caen, France
fYear :
2009
fDate :
28-29 Sept. 2009
Firstpage :
527
Lastpage :
530
Abstract :
This paper presents global dynamic power and signal integrity analysis methodologies for chip-package-board co-design and co-simulation. The proposed methodologies are based on efficient combination of power switching activity macro-modeling with broadband multi-port model extractions. Dedicated real-life test carriers are employed for benchmarking purposes and correlation with on-wafer measurement. The results from EM simulations are fed into circuit simulator environment (Cadence) following divide-and-conquer segmentation approaches. Additionally, two different types of current activity models are used to model the digital die. The obtained simulation results are validated by comparison with time-domain and frequency-domain measurement.
Keywords :
chip-on-board packaging; divide and conquer methods; hybrid integrated circuits; system-in-package; system-on-chip; broadband multiport model extractions; chip-package-board codesign; chip-package-board cosimulation; divide-and-conquer segmentation; global dynamic power analysis; power switching; signal integrity analysis; Analytical models; Circuit simulation; Circuit testing; Frequency domain analysis; Interference constraints; Packaging; Power system modeling; Signal analysis; Signal design; Time domain analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Integrated Circuits Conference, 2009. EuMIC 2009. European
Conference_Location :
Rome
Print_ISBN :
978-1-4244-4749-7
Type :
conf
Filename :
5296427
Link To Document :
بازگشت