DocumentCode :
2025391
Title :
Fabrication of twin transistors using sidewall masks for evaluating threshold voltage fluctuation
Author :
Okuno, Masaki ; Aoyama, Takayuki ; Nakamura, Satoshi ; Sugino, Rinji ; Arimoto, Hiroshi
Author_Institution :
Fujitsu Labs. Ltd., Atsugi, Japan
fYear :
2000
fDate :
2000
Firstpage :
33
Lastpage :
36
Abstract :
We propose a twin MOSFET fabrication technique to evaluate threshold voltage (Vt) fluctuations. Twin gates have been made using SiN sidewall masks that provide exactly the same gate lengths. From the difference in Vt between the twin transistors, we can evaluate the Vt fluctuation due not to a global variations across a wafer, but due to local variations. The standard deviation of the gate length difference between the twin transistors is smaller than 0.48 nm at a gate length of 95 nm.
Keywords :
MOSFET; masks; semiconductor device measurement; voltage measurement; 95 nm; MOSFET; SiN; SiN sidewall mask; fabrication; gate length; threshold voltage fluctuation measurement; twin transistors; Electrodes; Etching; Fabrication; Gaussian distribution; Laboratories; Large Hadron Collider; Silicon compounds; Sliding mode control; Threshold voltage; Voltage fluctuations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Test Structures, 2000. ICMTS 2000. Proceedings of the 2000 International Conference on
Print_ISBN :
0-7803-6275-7
Type :
conf
DOI :
10.1109/ICMTS.2000.844401
Filename :
844401
Link To Document :
بازگشت