Title : 
Hardware/software co-designed accelerator for vector graphics applications
         
        
            Author : 
Chen, Shuo-Hung ; Lin, Hsiao-Mei ; Wei, Hsin-Wen ; Chen, Yi-Cheng ; Huang, Chih-Tsun ; Chung, Yeh-Ching
         
        
            Author_Institution : 
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
         
        
        
        
        
        
            Abstract : 
This paper proposes a new hardware accelerator to speed up the performance of vector graphics applications on complex embedded systems. The resulting hardware accelerator is synthesized on a field-programmable gate array (FPGA) and integrated with software components. The paper also introduces a hardware/software co-verification environment which provides in-system at-speed functional verification and performance evaluation to verify the hardware/software integrated architecture. The experimental results demonstrate that the integrated hardware accelerator is fifty times faster than a compiler-optimized software component and it enables vector graphics applications to run nearly two times faster.
         
        
            Keywords : 
computer graphics; field programmable gate arrays; hardware-software codesign; performance evaluation; FPGA; field-programmable gate array; hardware-software co-designed accelerator; hardware-software co-verification environment; in-system at-speed functional verification; performance evaluation; vector graphics applications; Generators; Graphics; Graphics processing unit; Hardware; Libraries; Operating systems;
         
        
        
        
            Conference_Titel : 
Application Specific Processors (SASP), 2011 IEEE 9th Symposium on
         
        
            Conference_Location : 
San Diego, CA
         
        
            Print_ISBN : 
978-1-4577-1212-8
         
        
        
            DOI : 
10.1109/SASP.2011.5941088