DocumentCode :
2028866
Title :
Embedded Reconfigurable Array Fabrics for Efficient Implementation of Image Compression Techniques
Author :
Baloch, Sajid ; Arslan, Tughrul ; Stoica, Adrian
Author_Institution :
Sch. of Electron. & Eng., Edinburgh Univ.
fYear :
2006
fDate :
15-18 June 2006
Firstpage :
270
Lastpage :
280
Abstract :
The discrete wavelet transform (DWT), as defined by the image compression standard JPEG-2000, is one of the most time-consuming computations which cannot be efficiently executed on current hardware architectures. This paper presents and compares a number of new, different architectures for domain-specific arrays to efficiently implement various DWT algorithms. A number of different algorithms are mapped to demonstrate the flexibility of these new embedded configurable SoC architectures and their ability to support different implementations having different performance characteristics. Our results demonstrate up to 59 percent improvement to the previous work in literature
Keywords :
data compression; digital signal processing chips; discrete wavelet transforms; image coding; logic design; reconfigurable architectures; system-on-chip; DWT; JPEG-2000 standard; SoC architecture; discrete wavelet transform; domain-specific array; embedded reconfigurable array fabric; image compression; Computer architecture; Discrete wavelet transforms; Energy consumption; Fabrics; Field programmable gate arrays; Hardware; Image coding; Signal processing algorithms; Switches; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Adaptive Hardware and Systems, 2006. AHS 2006. First NASA/ESA Conference on
Conference_Location :
Istanbul
Print_ISBN :
0-7695-2614-4
Type :
conf
DOI :
10.1109/AHS.2006.32
Filename :
1638170
Link To Document :
بازگشت