DocumentCode :
2028932
Title :
SyCE: an integrated environment for system design in SystemC
Author :
Drechsler, Rolf ; Fey, Görschwin ; Genz, Christian ; Grosse, Daniel
Author_Institution :
Inst. of Comput. Sci., Bremen Univ., Germany
fYear :
2005
fDate :
8-10 June 2005
Firstpage :
258
Lastpage :
260
Abstract :
We present an integrated system design environment for SystemC, called SyCE. The system consists of several components for efficient analysis, verification and debugging of SystemC designs. The core tools are 1) ParSyC, a parser for SystemC designs that has also some synthesis options, 2) CheckSyC, a verification tool for formal equivalence checking, property checking and generating checkers for simulation or synthesis, 3) DeSyC, a tool for automatic debugging and error location in netlists, and 4) ViSyC, a visualization tool for schematic and source code view supporting cross-probing and annotation of simulation and debugging results. The tools fully support hierarchy and interact tightly. Designs can be described at different levels of abstraction.
Keywords :
formal verification; hardware description languages; program compilers; CheckSyC; DeSyC; ParSyC; SystemC; ViSyC; automatic debugging; formal equivalence checking; integrated environment; property checking; system design; verification tool; visualization tool; Circuit simulation; Circuit synthesis; Circuits and systems; Computer science; Debugging; Hardware design languages; Logic design; System analysis and design; Visualization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping, 2005. (RSP 2005). The 16th IEEE International Workshop on
ISSN :
1074-6005
Print_ISBN :
0-7695-2361-7
Type :
conf
DOI :
10.1109/RSP.2005.46
Filename :
1509464
Link To Document :
بازگشت