DocumentCode :
2031614
Title :
Balanced Distributed Memory Parallel Computers
Author :
Cappello, F. ; Bechennec, J-L ; Delaplace, F. ; Germain, C. ; Giavitto, J-L ; Néri, V. ; Etiemble, D.
Author_Institution :
LRI - UA 410 CNRS, Universite Paris Sud, Cedex, France
Volume :
1
fYear :
1993
fDate :
16-20 Aug. 1993
Firstpage :
72
Lastpage :
76
Abstract :
Mismatches between on-chip high performance CPU and data access times is the basic reason for the increasing gap between peak and sustained performance in distributed memory parallel computers. We propose the concept of balanced architectures, based on a network with a dynamic topology and communication patterns determined at compile time. The corresponding processing element is a cacheless CPU, which can achieve a 1 FLOP/clock cycle rate. Network and PE features are presented. An example shows that balanced architectures keep efficiency when scaling.
Keywords :
Bandwidth; Clocks; Computer architecture; Concurrent computing; Delay; Distributed computing; High performance computing; Multiprocessor interconnection networks; Network topology; Parallel processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing, 1993. ICPP 1993. International Conference on
Conference_Location :
Syracuse, NY, USA
ISSN :
0190-3918
Print_ISBN :
0-8493-8983-6
Type :
conf
DOI :
10.1109/ICPP.1993.52
Filename :
4134116
Link To Document :
بازگشت