Title :
High-speed & memory efficient 2-D DWT on Xilinx Spartan3A DSP using scalable polyphase structure with DA for JPEG2000 standard
Author :
Tewari, Gaurav ; Sardar, Santu ; Babu, K.A.
Author_Institution :
DRDO, Hyderabad, India
Abstract :
In this paper, we describe an efficient Xilinx Spartan3A DSP implementation of 2D DWT (Discrete Wavelet Transforms) using polyphase filterbank architecture with Distributed Arithmetic (DA) to speedup wavelet computation. Results show that the distributed arithmetic formulation results in a considerable performance gain while reducing the consumption of logic resources significantly. This architecture supports any size of Image and any level of decomposition. With minor changes this core can be implemented on any FPGA device. This irreversible Discrete Wavelet Transform uses 9/7 Daubechies coefficients which are used for lossy compression in the JPEG2000 standard. We can plug this core directly in any JPEG ENCODER / TV display controller for any crontel device (BT656 standard, interface of CH7009).
Keywords :
digital signal processing chips; discrete wavelet transforms; field programmable gate arrays; image coding; 2D discrete wavelet transform; 9-7 Daubechies coefficient; FPGA device; JPEG2000 standard; Xilinx Spartan3A DSP; crontel device; digital signal processor; distributed arithmetic; field programmable gate array; lossy compression; polyphase filterbank architecture; Computer architecture; Discrete wavelet transforms; Field programmable gate arrays; Filter banks; Image coding; Low pass filters; 2D DWT; Daubechies 9/7; Distributed Arithmetic; JPEG2000; polyphase;
Conference_Titel :
Electronics Computer Technology (ICECT), 2011 3rd International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4244-8678-6
Electronic_ISBN :
978-1-4244-8679-3
DOI :
10.1109/ICECTECH.2011.5941577