DocumentCode :
2033436
Title :
Wafer level packaging of RF MEMS devices using TSV interposer technology
Author :
Sekhar, V.N. ; Toh, Justin See ; Jin Cheng ; Sharma, Jaibir ; Fernando, Shakith ; Chen Bangtao
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
fYear :
2012
fDate :
5-7 Dec. 2012
Firstpage :
231
Lastpage :
235
Abstract :
This paper presents the design, fabrication and characterization of MEMS wafer level packaging (WLP) with TSV based silicon interposer as cap wafer. High resistivity Si wafers have been used for TSV interposer fabrication mainly to minimize the intrinsic loss of RF MEMS device due to packaging. During development of this RF MEMS WLP, many key challenging processes have been developed such as, high aspect ratio TSV fabrication, double side RDL fabrication, thin wafer handling of TSV interposer and optimization of Au-Sn based TLP bonding. There are several fabrication steps involved in the actual process flow as, a) TSV fabrication and front side RDL patterning and passivation, b) Wafer thinning and backside RDL patterning and passivation c) UBM/ seal ring solder deposition and cavity formation, and d) TLP based wafer bonding of cap TSV interposer wafer with MEMS CPW wafer. Different CPW designs with three passivation schemes have been fabricated mainly to study the effect of passivation on insertion loss and ultimately quantify the packaging insertion loss. In pre-bonding testing, effect of passivation on insertion loss is thoroughly studied. After successful fabrication of the WLP, loss of RF device characteristics due to packaging has been studied. Before and after packaging, S-parameter measurements performed on coplanar waveguides (CPW). Amongst different passivation schemes, CPW structures with poly-silicon passivation have shown better performance.
Keywords :
coplanar waveguides; elemental semiconductors; integrated circuit design; losses; microfabrication; micromechanical devices; optimisation; passivation; silicon; solders; three-dimensional integrated circuits; wafer bonding; wafer level packaging; CPW; RF MEMS device; S-parameter measurement; Si; TSV interposer technology; UBM; WLP; backside RDL patterning; cap wafer; cavity formation; coplanar waveguide; double side RDL fabrication; front side RDL patterning; high aspect ratio TSV fabrication; insertion loss; intrinsic loss minimization; optimization; passivation; pre-bonding testing; seal ring solder deposition; thin wafer handling; wafer bonding; wafer level packaging; wafer thinning; Bonding; Coplanar waveguides; Insertion loss; Micromechanical devices; Packaging; Passivation; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2012 IEEE 14th
Conference_Location :
Singapore
Print_ISBN :
978-1-4673-4553-8
Electronic_ISBN :
978-1-4673-4551-4
Type :
conf
DOI :
10.1109/EPTC.2012.6507083
Filename :
6507083
Link To Document :
بازگشت