DocumentCode :
2033776
Title :
Process development to enable die sorting and 3D IC stacking
Author :
La Manna, A. ; Daily, R. ; Capuz, G. ; De Vos, J. ; Rebibis, Kenneth ; Bogaerts, L. ; Miller, Alice ; Beyne, Eric
Author_Institution :
IMEC, Heverlee, Belgium
fYear :
2012
fDate :
5-7 Dec. 2012
Firstpage :
311
Lastpage :
315
Abstract :
3D stacking is a relative new technology and presents numerous challenges that need to be addressed for enabling high volume manufacturing. Yield and reliability are strongly affected by typical 3D processes: TSV, wafer thinning, stacking. For 3D stacking the die thickness is typically 50um with some exceptions for Interposer applications (typically 100um thick). This work describes some of the key challenges that need to be addressed to enable stacking of thick and thin dies. In this paper we report on process steps and equipment optimization that are required to enable 3D stacks. We focus on two main processes: die sorting (or die pick and place) and die stacking. For die sorting we report on the parameters considered to select the right `eject´ and `pick up´ tools and present considerations for process optimizations. For die stacking we report about temperature control during stacking and about the effects that foreign particles may have on stacking alignment.
Keywords :
circuit optimisation; integrated circuit manufacture; integrated circuit reliability; microassembling; three-dimensional integrated circuits; 3D IC stacking; TSV; die sorting; die stacking; optimization; reliability; temperature control; volume manufacturing; wafer stacking; wafer thinning; Conferences; Decision support systems; Electronics packaging;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2012 IEEE 14th
Conference_Location :
Singapore
Print_ISBN :
978-1-4673-4553-8
Electronic_ISBN :
978-1-4673-4551-4
Type :
conf
DOI :
10.1109/EPTC.2012.6507098
Filename :
6507098
Link To Document :
بازگشت