DocumentCode :
2034083
Title :
Implementation of HEVC intra 4×4 prediction on FPGA
Author :
Abdellah, Skoudarli ; Youcef, Sekkal ; Lamine, Djelouat
Author_Institution :
USTHB Faculty of Electronic and Informatic, Laboratory of Image Processing and Radiation BP 32 El Alia, Bab Ezzouar Alger, Algeria
fYear :
2015
fDate :
28-30 July 2015
Firstpage :
1160
Lastpage :
1164
Abstract :
The last video coding standard HEVC (High Efficiency Video Coding) achieves 50% bit rate reduction relative to H.264 at the same visual quality. However, this new standard involves increased complexity compared to its predecessor. Intra prediction plays an important role in video encoders, especially in HEVC. The aim of this paper is to present hardware implementation of HEVC Intra 4×4 prediction algorithm on Xilinx Spartan-3E XC3S200 FPGA chip. The proposed architecture performed DC mode and angular modes for Intra 4×4 Prediction. Simulation results and synthesizing on Xilinx Spartan-3E FPGA of the HEVC intra 4×4 prediction algorithms demonstrate the accuracy and the efficiency of the proposed architecture.
Keywords :
Computer architecture; Encoding; Field programmable gate arrays; Hardware; Simulation; Standards; Video coding; HEVC; Intra 4×4 Prediction; Intra Prediction; SPARTAN-3E; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Science and Information Conference (SAI), 2015
Conference_Location :
London, United Kingdom
Type :
conf
DOI :
10.1109/SAI.2015.7237291
Filename :
7237291
Link To Document :
بازگشت