DocumentCode :
2034813
Title :
A universal technique for accelerating simulation of scan test patterns
Author :
Oomman, Bejoy G. ; Cheng, Wu-Tung ; Waicukauski, John
Author_Institution :
Genesys Testware, Freemont, CA, USA
fYear :
1996
fDate :
20-25 Oct 1996
Firstpage :
135
Lastpage :
141
Abstract :
Scan test patterns are typically generated by ATPG tools which use a zero delay simulation model. These scan test patterns have to be verified using a golden simulator which is approved by the chip foundry with full timing before the patterns are accepted for manufacturing test. This can be very time consuming for many designs because of the size of the test data and the large number of test cycles which have to be simulated. A universal technique for accelerating scan test pattern simulation which can be used for any simulator with any scan cell type from any foundry is proposed. The extensions to test data languages to support universal acceleration of scan pattern simulation are also proposed. Some experiment results are also provided
Keywords :
automatic test software; boundary scan testing; digital simulation; integrated circuit testing; logic testing; production testing; manufacturing test; scan test patterns; scan-based ATPG tools; simulation acceleration; test data languages; universal technique; Automatic test pattern generation; Circuit faults; Circuit testing; Delay; Force measurement; Foundries; Life estimation; Pins; Test pattern generators; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1996. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-3541-4
Type :
conf
DOI :
10.1109/TEST.1996.556955
Filename :
556955
Link To Document :
بازگشت