DocumentCode :
2035095
Title :
Emulating Reconfigurable Arrays for Image Processing Using the MasPar Architecture
Author :
Salinas, Jose ; Lombardi, Fabrizio
Author_Institution :
Texas A&M University, USA
Volume :
3
fYear :
1993
fDate :
16-20 Aug. 1993
Firstpage :
148
Lastpage :
148
Abstract :
This paper examines a fault tolerant scheme for two-dimensional arrays of processors which functionally reconfigures the array without the use of spares. Reconfiguration approaches for different interconnection networks are analyzed. Also, three approaches are proposed for mapping image data to and from the array, depending on the type of array and computational power available in each processing element. The proposed reconfiguration approaches have been emulated on a 32x64 processor MasPar array computer.
Keywords :
Application software; Computer aided instruction; Computer architecture; Computer network reliability; Concurrent computing; Emulation; Fault tolerance; Hardware; Image processing; Parallel processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing, 1993. ICPP 1993. International Conference on
Conference_Location :
Syracuse, NY, USA
ISSN :
0190-3918
Print_ISBN :
0-8493-8983-6
Type :
conf
DOI :
10.1109/ICPP.1993.79
Filename :
4134260
Link To Document :
بازگشت