DocumentCode :
2035214
Title :
Design and simulation of the LOW RISC II/sub R/
Author :
Ng, K.W.
Author_Institution :
Dept. of Comput. Sci., Chinese Univ. of Hong Kong, Shatin, Hong Kong
Volume :
1
fYear :
1993
fDate :
19-21 Oct. 1993
Firstpage :
53
Abstract :
We present an analysis of the decision making process adopted by the LOW RISC Design Group which led to the microarchitecture level design of the LOW RISC II. By investigating the fundamental factors relating to the design of RISC machines and logic programming, we have derived a general design methodology for application-specific RISC processors. The details relating to the choice of specific design schemes are explained, while at the same time we engage in practical design work by proposing alternative design schemes. The resultant architecture is called the LOW RISC II/sub R/, the subscript denoting a redesign.<>
Keywords :
application specific integrated circuits; computer architecture; instruction sets; logic programming; reduced instruction set computing; LOW RISC II/sub R/; application-specific RISC processors; general design methodology; logic programming; microarchitecture level design; Computational modeling; Computer aided instruction; Computer science; Decision making; Design methodology; Instruction sets; Logic programming; Pipeline processing; Process design; Reduced instruction set computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON '93. Proceedings. Computer, Communication, Control and Power Engineering.1993 IEEE Region 10 Conference on
Conference_Location :
Beijing, China
Print_ISBN :
0-7803-1233-3
Type :
conf
DOI :
10.1109/TENCON.1993.319926
Filename :
319926
Link To Document :
بازگشت