DocumentCode :
2035976
Title :
Optimized shift register design using reversible logic
Author :
Nagapavani, T. ; Rajmohan, V. ; Rajendaran, P.
Author_Institution :
Dept. of Electron. & Commun., Hindustan Inst. of Technol. & Sci., Chennai, India
Volume :
2
fYear :
2011
fDate :
8-10 April 2011
Firstpage :
236
Lastpage :
239
Abstract :
Now a days, reversible logic is seeking lot of attraction due to its low power consumption. Though lot of research has been done in reversible combinational circuit design, the less work has been done in sequential logic, especially shift registers. In this work we proposed a new D-flip-flop whose efficiency is shown in terms of garbage output, constant input and number of gates. Using this proposed D flip-flop we also proposed efficient shift registers.
Keywords :
flip-flops; logic design; shift registers; D-flip-flop; optimized shift register design; power consumption; reversible combinational circuit design; reversible logic; Clocks; Flip-flops; Logic circuits; Logic gates; Shift registers; Very large scale integration; Reversible logic; low power VLSI; quantum computing; reversible gate; reversible shift register;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Computer Technology (ICECT), 2011 3rd International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4244-8678-6
Electronic_ISBN :
978-1-4244-8679-3
Type :
conf
DOI :
10.1109/ICECTECH.2011.5941692
Filename :
5941692
Link To Document :
بازگشت