DocumentCode :
2036126
Title :
Top-down design for Low power Multi-bit Sigma-Delta Modulator
Author :
Cubas, Heiner Alarcón ; Júnior, João Navarro Soares
Author_Institution :
EESC, USP, Sao Carlos, Brazil
fYear :
2012
fDate :
Aug. 30 2012-Sept. 2 2012
Firstpage :
1
Lastpage :
6
Abstract :
The present paper reports a top-down design for the design of a Low Power Sigma-Delta Modulator, going from determining the architecture and specifications to the transistor-level design. A Multi-bit CIFF (Chain of Integrators with Feed Forward) implementation was chosen for low power consumption. The Sigma-Delta Modulator is designed in the 0.18 μm IBM CMOS technology and has a 98dB Dynamic Range, 2 Vpp Full Scale, and 20-20 kHz input bandwidth (Audio Bandwidth). The final circuit reached a simulated power consumption of 2.77 mW (Cadence), for 1.8 V power supply.
Keywords :
feedforward; integrated circuit design; low-power electronics; sigma-delta modulation; transistors; low power consumption; multibit chain of integrators with feed forward; multibit sigma-delta modulator; power 2.77 mW; size 0.18 mum; top-down design; transistor-level design; voltage 1.8 V; Choppers (circuits); Equations; Modulation; Noise; Power demand; Sigma delta modulation; Transfer functions; Audio; Multi-bit; Sigma-Delta Modulator; Top-Down;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits and Systems Design (SBCCI), 2012 25th Symposium on
Conference_Location :
Brasilia
Print_ISBN :
978-1-4673-2606-3
Type :
conf
DOI :
10.1109/SBCCI.2012.6344448
Filename :
6344448
Link To Document :
بازگشت