DocumentCode :
2036375
Title :
Automatic validation of pipeline specifications
Author :
Mishra, P. ; Dutt, Nikil ; Nicolau, Alex
Author_Institution :
Center for Embedded Comput. Syst., California Univ., Irvine, CA, USA
fYear :
2001
fDate :
2001
Firstpage :
9
Lastpage :
13
Abstract :
Recent approaches on language-driven Design Space Exploration (DSE) use Architectural Description Languages (ADL) to capture the processor architecture, generate automatically a software toolkit (including compiler, simulator, and assembler) for that processor, and provide feedback to the designer on the quality of the architecture. It is important to verify the ADL description of the processor to ensure the correctness of the software toolkit. We present in this paper an automatic validation framework, driven by an ADL. We present algorithms for automatic validation of ADL specification of the processor pipelines. We applied our methodology to verify several realistic processor cores to demonstrate the usefulness of our approach
Keywords :
embedded systems; formal verification; logic CAD; microprocessor chips; pipeline processing; architectural description language specification; assembler; compiler; language-driven design space exploration; pipeline specifications; processor architecture; processor pipelines; processor-based embedded systems; simulator; software toolkit; Architecture description languages; Computational modeling; Computer architecture; Embedded computing; Embedded system; Feedback; Laboratories; Pipelines; Software tools; Space exploration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High-Level Design Validation and Test Workshop, 2001. Proceedings. Sixth IEEE International
Conference_Location :
Monterey, CA
Print_ISBN :
0-7695-1411-1
Type :
conf
DOI :
10.1109/HLDVT.2001.972800
Filename :
972800
Link To Document :
بازگشت