Title :
A language formalism for verification of PowerPCTM custom memories using compositions of abstract specifications
Author :
Bhadra, Jayanta ; Martin, Andrew ; Abraham, Jacob ; Abadir, Magdy
Abstract :
We present a methodology in which the behavior of custom memories can be abstracted by a couple of artifacts-one for the interface and another for the contents. Memories consisting of several ports result into several user-provided abstract specifications, which in turn can be converted to simulation models. We show that (i) a simulation model is an approximation of the corresponding abstract specification and (ii) the abstracted memory core can be composed with the un-abstracted surrounding logic using a simple theory of composition. We make use of this methodology to verify equivalence between register transfer level and transistor level descriptions of custom memories
Keywords :
binary decision diagrams; formal verification; logic testing; memory architecture; microprocessor chips; semiconductor storage; PowerPC custom memories verification; abstract specifications compositions; abstracted memory core; equivalence; register transfer level; transistor level descriptions; unabstracted surrounding logic; user-provided abstract specifications; Logic;
Conference_Titel :
High-Level Design Validation and Test Workshop, 2001. Proceedings. Sixth IEEE International
Conference_Location :
Monterey, CA
Print_ISBN :
0-7695-1411-1
DOI :
10.1109/HLDVT.2001.972820