DocumentCode :
2039786
Title :
Implementation of a 64-bit Jackson adder
Author :
McAuley, Tynan ; Koven, William ; Carter, Adam ; Ning, Peng ; Harris, David Money
Author_Institution :
Dept. of Eng., Harvey Mudd Coll., Claremont, CA, USA
fYear :
2013
fDate :
3-6 Nov. 2013
Firstpage :
1149
Lastpage :
1154
Abstract :
In 2004, Robert Jackson and Sunil Talwar published a novel method of decomposing binary prefix addition. Their work sought to balance the complexity of the generate and propagate terms that bear the computational load in parallel prefix adders. This paper presents an implementation of a 64-bit adder based on this method, as well as an improved method of expressing this complex decomposition. This adder is compared to the optimized Sklansky architecture produced by Design Compiler in a 45 nm process. The 64-bit Jackson adder is 5% faster than the DesignWare adder, but uses 80% more energy.
Keywords :
adders; Design Compiler; DesignWare adder; Jackson adder; Sklansky architecture; binary prefix addition decomposition; parallel prefix adders; Adders; Complexity theory; Computer architecture; Delays; Inverters; Logic gates; Microprocessors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2013 Asilomar Conference on
Conference_Location :
Pacific Grove, CA
Print_ISBN :
978-1-4799-2388-5
Type :
conf
DOI :
10.1109/ACSSC.2013.6810474
Filename :
6810474
Link To Document :
بازگشت