DocumentCode :
2041339
Title :
Validation of an advanced encryption standard (AES) IP core
Author :
Tomashau, Valeri ; Kean, Tom
Author_Institution :
Algotronix Ltd., Edinburgh, UK
fYear :
2004
fDate :
20-23 April 2004
Firstpage :
291
Lastpage :
292
Abstract :
This paper describes the package of test bench code required to verify the Algotronix´ AES IP Core. Several authors have published papers detailing the implementation of the advanced encryption standard (AES) on FPGA chips; however, the design goals of this AES core are somewhat different from previous work. Rather than emphasizing performance our design emphasizes portability and customer confidence in the security of the VHDL code.
Keywords :
Monte Carlo methods; cryptography; field programmable gate arrays; hardware description languages; source coding; Algotronix IP core; FPGA chips; Monte Carlo methods; VHDL code security; advanced encryption standard; customer confidence; portability; source coding; test bench code; Cryptography; Field programmable gate arrays; Hardware; Monte Carlo methods; NIST; National security; Packaging; Pipeline processing; Standards publication; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 2004. FCCM 2004. 12th Annual IEEE Symposium on
Print_ISBN :
0-7695-2230-0
Type :
conf
DOI :
10.1109/FCCM.2004.61
Filename :
1364646
Link To Document :
بازگشت