DocumentCode :
2041743
Title :
Implementing and evaluating stream applications on the dynamically reconfigurable processor
Author :
Suzuki, Noriaki ; Kurotaki, Shunsuke ; Suzuki, Masayasu ; Kaneko, Naoto ; Yamada, Yutaka ; Deguchi, Katsuaki ; Hasegawa, Yohei ; Amano, Hideharu ; Anjo, Kenichiro ; Motomura, Masato ; Wakabayashi, Kazutoshi ; Toi, Takeo ; Awashima, Toru
Author_Institution :
Dept. of Inf. & Comput. Sci., Keio Univ., Yokohama, Japan
fYear :
2004
fDate :
20-23 April 2004
Firstpage :
328
Lastpage :
329
Abstract :
Dynamically reconfigurable processor (DRP) developed by NEC electronics is a coarse grain reconfigurable processor that selects a data path from the on-chip repository of sixteen circuit configurations, or contexts, to implement different logic on one single DRP chip. Several stream applications have been implemented on DRP-1, the first prototype chip, and evaluation results are presented. By computing parallelly using the processing elements(PEs) and distributed memory modules, DRP-1 outperformed pentium III/4 and embedded CPU MIPS64 in some stream application examples. We also present programming techniques applicable on reconfigurable processors and discuss their feasibility in boosting system performance.
Keywords :
fast Fourier transforms; microprocessor chips; reconfigurable architectures; Pentium III/4; coarse grain reconfigurable processor; distributed memory modules; dynamically reconfigurable processor; embedded CPU MIPS64; fast Fourier transforms; on-chip repository; processing elements; programming techniques; sixteen circuit configurations; stream processing; Application software; Computer science; Embedded computing; Filters; Frequency; Intelligent robots; National electric code; Prototypes; System-on-a-chip; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 2004. FCCM 2004. 12th Annual IEEE Symposium on
Print_ISBN :
0-7695-2230-0
Type :
conf
DOI :
10.1109/FCCM.2004.42
Filename :
1364662
Link To Document :
بازگشت