DocumentCode :
2042860
Title :
A circuit extractor based on a novel method to represent layout regions
Author :
Oliveira, C.E.T. ; Anido, M.L.
Volume :
1
fYear :
1996
fDate :
18-21 Aug 1996
Firstpage :
435
Abstract :
This paper presents a circuit extractor based on a novel method to represent layout regions comprising maximally-horizontal layout regions termed X-spans and on nonoverlapping vertical regions termed Y-spans. The paper also discusses the characteristics required by the extractor structure to properly support the required tasks such as the numeration of nodes and the extraction of transistors. Most of the primitive operations which are necessary to support a circuit extractor based on a layout representation using X and Y spans are presented and special attention is paid to the solution of the the difficult problem of consolidating node numbers
Keywords :
circuit layout; X-span; Y-span; circuit extractor; layout representation; node numeration; transistor extraction; Computer errors; Data mining; Design automation; Electric variables measurement; Geometry; Integrated circuit interconnections; Layout; Parameter extraction; Solid modeling; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996., IEEE 39th Midwest symposium on
Conference_Location :
Ames, IA
Print_ISBN :
0-7803-3636-4
Type :
conf
DOI :
10.1109/MWSCAS.1996.594195
Filename :
594195
Link To Document :
بازگشت