DocumentCode :
2043119
Title :
Efficient layout editing by combining disk storage layout partitioning and cell hierarchies
Author :
Anido, M.L. ; Oliveira, C.E.T.
Author_Institution :
Univ. Federal do Rio de Janeiro, Brazil
Volume :
1
fYear :
1996
fDate :
18-21 Aug 1996
Firstpage :
439
Abstract :
This paper presents an efficient solution to the problem of dealing with the layout description of very huge chips represented by large CIF 2.0 files, and discusses how this solution is matched with the philosophy of using cell hierarchies on a VLSI layout editor. The main objectives are achieving faster disk access and attaining lower memory demands to be able to perform layout editing efficiently. This paper also presents the algorithms required to implement the functions that deal with cell hierarchies and cell instances in a hierarchical layout editor and also discusses several problems related to cell hierarchies and cell instances, such as the problem of maintaining the consistency of the project when a cell is modified
Keywords :
VLSI; circuit layout CAD; integrated circuit layout; CIF 2.0 file; VLSI chip; algorithm; cell hierarchy; cell instance; disk storage layout partitioning; layout editing; Algorithm design and analysis; CMOS technology; Costs; Design automation; Gallium arsenide; Integrated circuit layout; Integrated circuit synthesis; Libraries; Production; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996., IEEE 39th Midwest symposium on
Conference_Location :
Ames, IA
Print_ISBN :
0-7803-3636-4
Type :
conf
DOI :
10.1109/MWSCAS.1996.594196
Filename :
594196
Link To Document :
بازگشت