DocumentCode :
2043635
Title :
Design space exploration using T&D-Bench
Author :
Soares, Sandro Neves ; Wagner, Flávio Rech
Author_Institution :
PGCC, Univ. Fed. do Rio Grande do Sul, Brazil
fYear :
2004
fDate :
27-29 Oct. 2004
Firstpage :
40
Lastpage :
47
Abstract :
This paper presents T&D-Bench - teaching and design workbench, a software infrastructure for modeling and simulation of state-of-the-art processors. It combines features that simplify and accelerate the processor design process without restricting the designer possibilities, thus representing a good tradeoff for educational and research purposes that is not found in other environments. In T&D-Bench, a new model is constructed by the designer using script language to define microarchitecture, instruction set, and timing aspects of the processor. These scripts can be produced by a graphical front-end, and a Java simulator targeted at the modeled processor is automatically built from the scripts. This approach can fit well the requirements imposed by the educational environment. Fine-tuning adjustments or the description of more complex processor mechanisms can be achieved by means of modifications in selected parts of the software infrastructure.
Keywords :
computer architecture; computer science education; electronic design automation; microprocessor chips; teaching; Java simulator; T&D-Bench design exploration; electronic design automation; instruction set; microarchitecture; script language; teaching; Acceleration; Computational modeling; Computer architecture; Computer industry; Education; Hardware design languages; High performance computing; Process design; Software design; Space exploration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture and High Performance Computing, 2004. SBAC-PAD 2004. 16th Symposium on
ISSN :
1550-6533
Print_ISBN :
0-7695-2240-8
Type :
conf
DOI :
10.1109/SBAC-PAD.2004.16
Filename :
1364735
Link To Document :
بازگشت