DocumentCode :
2043764
Title :
Optimizations for compiled simulation using instruction type information
Author :
Bartholomeu, Marcus ; Azevedo, Rodolfo ; Rigo, Sandro ; Araujo, Guido
Author_Institution :
Inst. of Comput., Univ. of Campinas, Brazil
fYear :
2004
fDate :
27-29 Oct. 2004
Firstpage :
74
Lastpage :
81
Abstract :
The design of new architectures can be simplified with the use of retargetable instruction set simulation tools, which can validate the design decisions in the design exploration cycle with high flexibility and reduced cost. The growing system complexity makes the traditional approach inefficient for today´s architectures. Compiled simulation techniques make use of a priori knowledge to accelerate the simulation, with the highest efficiency achieved by employing static scheduling techniques. This paper presents our approach to the static scheduling compiled simulation technique that is 90% faster than the best published performance results. It also introduces two novel optimization techniques based on instruction type information that further increase the simulation speed by more than 100%. The so-called fast static compiled simulation (FSCS) technique applicability will be demonstrated by the use of the SPARC and MIPS architectures.
Keywords :
circuit optimisation; circuit simulation; computer architecture; hardware description languages; instruction sets; performance evaluation; architecture description language; circuit simulation; compiled simulation techniques; computer architecture; retargetable instruction set; static scheduling; Computational modeling; Computer architecture; Computer simulation; High performance computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture and High Performance Computing, 2004. SBAC-PAD 2004. 16th Symposium on
ISSN :
1550-6533
Print_ISBN :
0-7695-2240-8
Type :
conf
DOI :
10.1109/SBAC-PAD.2004.28
Filename :
1364739
Link To Document :
بازگشت