DocumentCode :
2045223
Title :
Architecture of a Fully Digital CDR for Plesiochronous Clocking Systems
Author :
Kilada, Eliyah ; Dessouky, Mohamed ; Elhennawy, Adel
Author_Institution :
Ain Shams Univ., Egypt
fYear :
2007
fDate :
24-27 Nov. 2007
Firstpage :
939
Lastpage :
942
Abstract :
This paper describes a design of a fully digital clock and data recovery (CDR) system with plesiochronous clocking. Besides the well known advantages of digital implementations over analog ones in terms of robustness against process and temperature variations, scalability, compactness and low cost, the system also enjoys many features. It can withstand an input data cycle-to-cycle jitter up to ±37.5% UI. Data are obtained through digital correlation with the incoming symbol instead of ordinary sampling at the middle of the eye pattern, which improves BER. Furthermore, it needs only, at worst, three preamble bits to get into lock. It is insensitive to long runs of transition-free data patterns. The extracted data clock is not shifted as long as input data jitter is small (typically less than ±12.5% UI), thus, minimizing jitter in the extracted data clock. Besides, the extracted clock has a 50% duty cycle.
Keywords :
clock and data recovery circuits; correlation methods; timing jitter; digital correlation; fully digital clock and data recovery; input data cycle-to-cycle jitter; ordinary sampling; plesiochronous clocking systems; robustness; transition free data patterns; Bit rate; Clocks; Data mining; Delay; Digital signal processing; Frequency; Graphics; Jitter; Sampling methods; Signal design; Clock and data recovery (CDR); clock multiplication; jitter filtering; phase locking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Communications, 2007. ICSPC 2007. IEEE International Conference on
Conference_Location :
Dubai
Print_ISBN :
978-1-4244-1235-8
Electronic_ISBN :
978-1-4244-1236-5
Type :
conf
DOI :
10.1109/ICSPC.2007.4728475
Filename :
4728475
Link To Document :
بازگشت