Title :
An optimal architecture for a DDC
Author :
Bijlsma, Tjerk ; Wolkotte, Pascal T. ; Smit, Gerard J M
Author_Institution :
Dept. of EEMCS, Twente Univ., Enschede
Abstract :
Digital down conversion (DDC) is an algorithm, used to lower the amount of samples per second by selecting a limited frequency band out of a stream of samples. A possible DDC algorithm consists of two simple cascading integrating comb (CIC) filters and a finite input response (FIR) filter preceded by a modulator that is controlled with a numeric controlled oscillator (NCO). Implementations of the algorithm have been made for five architectures, two application specific integrated circuits (ASIC), a general purpose processor (GPP), a field programmable gate array (FPGA), and the Montium tile processor (TP). All architectures are functionally capable of performing the algorithm. The differences between the architectures are their performance, flexibility and energy consumption. In this paper, we compared the energy consumption of the architectures when performing the DDC algorithm. The ASIC is the best solution if digital down conversion is constantly required. When digital down conversion is needed only parts of the time, the Altera Cyclone II is the best solution due to its smaller technology size. In the spare time, the reconfigurable architectures can be reconfigured for other tasks of today´s multimedia devices
Keywords :
FIR filters; application specific integrated circuits; comb filters; digital signal processing chips; field programmable gate arrays; oscillators; reconfigurable architectures; Altera Cyclone II; FIR filter; Montium tile processor; application specific integrated circuit; cascading integrating comb filter; digital down conversion; energy consumption; field programmable gate array; finite input response filter; frequency band; general purpose processor; multimedia device; numeric controlled oscillator; optimal architecture; reconfigurable architecture; Application specific integrated circuits; Digital communication; Energy consumption; Energy efficiency; Field programmable gate arrays; Finite impulse response filter; Frequency; Hardware; Tiles; Wireless communication;
Conference_Titel :
Parallel and Distributed Processing Symposium, 2006. IPDPS 2006. 20th International
Conference_Location :
Rhodes Island
Print_ISBN :
1-4244-0054-6
DOI :
10.1109/IPDPS.2006.1639440