DocumentCode :
2046118
Title :
Logic soft errors in sub-65nm technologies design and CAD challenges
Author :
Mitra, Subhasish ; Karnik, Tanay ; Seifert, Norbert ; Zhang, Ming
fYear :
2005
fDate :
13-17 June 2005
Firstpage :
2
Lastpage :
4
Abstract :
Logic soft errors are radiation induced transient errors in sequential elements (flip-flops and latches) and combinational logic. Robust enterprise platforms in sub-65nm technologies require designs with built-in logic soft error protection. Effective logic soft error protection requires solutions to the following three problems: (1) accurate soft error rate estimation for combinational logic networks; (2) automated estimation of system effects of logic soft errors, and identification of regions in a design that must be protected; and, (3) new cost-effective techniques for logic soft error protection, because classical fault-tolerance techniques are very expensive.
Keywords :
combinational circuits; error detection; flip-flops; logic CAD; CAD; architectural vulnerability factor; built-in soft error resilience; combinational logic; error blocking; error detection; fault-tolerance technique; flip-flops; latches; logic soft errors; radiation induced transient error; sequential elements; soft error rate estimation; Combinational circuits; Design automation; Error analysis; Error correction; Estimation error; Flip-flops; Hazards; Logic design; Permission; Protection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings. 42nd
Print_ISBN :
1-59593-058-2
Type :
conf
DOI :
10.1109/DAC.2005.193762
Filename :
1510281
Link To Document :
بازگشت