DocumentCode :
2046460
Title :
A review on power optimization of linear feedback shift register (LFSR) for Low power built in self test (BIST)
Author :
Saraswathi, T. ; Ragini, K. ; Reddy, C.G.
Author_Institution :
ECE Dept., GNITS, Hyderabad, India
Volume :
6
fYear :
2011
fDate :
8-10 April 2011
Firstpage :
172
Lastpage :
176
Abstract :
A new low transition test pattern generator using a linear feedback shift register (LFSR) called LT-LFSR reduce the average and peak power of a circuit during test by generating three intermediate patterns between the random patterns. The goal of having intermediate patterns is to reduce the transitional activities of Primary Inputs (PI) which eventually reduces the switching activities inside the Circuit under Test (CUT) and hence, power consumption. The random nature of the test patterns is kept intact. The area overhead of the additional components to the LFSR is negligible compared to the large circuit sizes. The experimental results for ISCAS´85 and ´89 benchmarks, confirm up to 77% and 49% reduction in average and peak power, respectively.
Keywords :
built-in self test; circuit feedback; shift registers; BIST; ISCAS´85 benchmark; ISCAS´86 benchmark; linear feedback shift register; low-power built-in self test; power optimization; Built-in self-test; Circuit faults; Clocks; Power dissipation; Switching circuits; Test pattern generators; BIST; LFSR; Low Power; Optimization; Test Pattern Generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Computer Technology (ICECT), 2011 3rd International Conference on
Conference_Location :
Kanyakumari
Print_ISBN :
978-1-4244-8678-6
Electronic_ISBN :
978-1-4244-8679-3
Type :
conf
DOI :
10.1109/ICECTECH.2011.5942075
Filename :
5942075
Link To Document :
بازگشت