DocumentCode :
2046627
Title :
An efficient 3D NoC synthesis by using genetic algorithms
Author :
Jiang, Xin ; Watanabe, Takahiro
Author_Institution :
Grad. Sch. of Inf., Production & Syst., Waseda Univ., Kitakyushu, Japan
fYear :
2010
fDate :
21-24 Nov. 2010
Firstpage :
1207
Lastpage :
1212
Abstract :
The application of 3D Network on Chip (NoC) provides an effective way for tackling the performance bottleneck for high-performance Systems on Chips (SoCs). How to design an efficient 3D Network on Chip which is satisfied with the communication requirement of 3D system and simultaneously enables significant performance enhancements has encouraged a lot of attention. In this paper, we focus on the automatic design for custom based NoC architecture by use of a novel approach. The synthesis idea is proposed to develop a minimum cost topology and an optimized floorplan to decrease the power consumption, under the hardware and software constraints. Different algorithms are used to solve the sub-problems. In the core to switch connectivity stage, we firstly use Tarjan Algorithm to find the strong connectivity part in the core communication graph, and then use the Min-cut Algorithm to partition the core communication graph into sub-graphs. To establish the switch to switch connection, we apply Genetic Algorithm (GA) to do the path computation and flow control. Finally, we use Genetic Algorithm to solve the switch position problem. Optimized positions of switches in the floorplan for minimizing the power consumption are obtained while meeting the non-overlapping constraints. The experimental results show that our proposed synthesis approach is efficient and much power saving in the application of NoC design work.
Keywords :
computer architecture; genetic algorithms; hardware-software codesign; integrated circuit design; low-power electronics; network-on-chip; 3D NoC synthesis; 3D network on chip; NoC design; Tarjan algorithm; core communication graph; custom based NoC architecture; flow control; genetic algorithms; hardware constraint; min-cut algorithm; power consumption; software constraint; switch connectivity stage; switch position problem; SD net work on chip; genetic algorithms; synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2010 - 2010 IEEE Region 10 Conference
Conference_Location :
Fukuoka
ISSN :
pending
Print_ISBN :
978-1-4244-6889-8
Type :
conf
DOI :
10.1109/TENCON.2010.5686371
Filename :
5686371
Link To Document :
بازگشت