Title :
Synthesized transparent BIST for detecting scrambled pattern-sensitive faults in RAMs
Author :
Cockburn, Bruce F. ; Sat, Y. F Nicole
Author_Institution :
Dept. of Electr. Eng., Alberta Univ., Edmonton, Alta., Canada
Abstract :
This paper describes a synthesizable, transparent, built-in self-test (BIST) scheme for random-access memories (RAMs). By altering only two parameters in a VHDL specification, BIST circuits can be automatically generated to detect 2-, 3- or 4-cell write-triggered coupling faults as well as two different classes of 5-cell faults. The 5-cell faults represent either unlinked scrambled active physical neighborhood pattern-sensitive faults (PNPSFs), or arbitrary combinations of unlinked scrambled active, static, and passive PNPSFs. The BIST scheme uses a modified version of Nicolaidis´ method to make the applied tests transparent; thus the data that were held in the RAM at the start of the test will be restored by the end of the test, if no faults are present. All single faults of the above fault types, as well as most other standard fault types, are guaranteed to be detected because of the use of an aliasing-free signature analyzer. By comparing numerous intermediate signatures, the new design has a very low probability of aliasing when multiple faults are present
Keywords :
built-in self test; fault diagnosis; hardware description languages; integrated memory circuits; logic CAD; random-access storage; 5-cell faults; BIST; Nicolaidis´ method; RAM; VHDL specification; aliasing-free signature analyzer; built-in self-test; deterministic test; intermediate signatures; multiple faults; passive faults; random-access memories; scrambled pattern-sensitive faults; static faults; synthesized transparent BIST; transparent test; unlinked scrambled active pattern-sensitive faults; very low probability; write-triggered coupling faults; Built-in self-test; Circuit faults; Circuit synthesis; Electrical fault detection; Fault detection; Logic testing; Pattern analysis; Random access memory; Read-write memory; System testing;
Conference_Titel :
Test Conference, 1995. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-2992-9
DOI :
10.1109/TEST.1995.529814