DocumentCode :
2046799
Title :
An Improved Pipelined Processor Architecture Eliminating Branch and Jump Penalty
Author :
Hasan, Md Raqibul ; Rahman, M. Sohel ; Hasan, Masud ; Hasan, Md Mahmudul ; Ali, M. Ameer
Author_Institution :
Bangladesh Univ. of Eng. & Technol., Bangladesh
Volume :
1
fYear :
2010
fDate :
19-21 March 2010
Firstpage :
621
Lastpage :
625
Abstract :
Control dependencies are one of the major limitations to increase the performance of pipelined processors. This paper deals with eliminating penalties in pipelined processor. We present our discussion in the light of MIPS pipelined processor architecture. Here we present an improved pipelined processor architecture eliminating branch and jump penalty. In the proposed architecture CPI for branch and jump instruction is less than that of MIPS architecture. We also have shown the design of the required cache memory cell for the improved architecture.
Keywords :
cache storage; microprocessor chips; reconfigurable architectures; MIPS pipelined processor architecture; branch and jump penalty; cache memory cell; improved pipelined processor architecture; Application software; Arithmetic; Cache memory; Clocks; Computer applications; Computer architecture; Decoding; Logic; Pipeline processing; Registers; Processor; assembler; branch; memory; pipelining;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Engineering and Applications (ICCEA), 2010 Second International Conference on
Conference_Location :
Bali Island
Print_ISBN :
978-1-4244-6079-3
Electronic_ISBN :
978-1-4244-6080-9
Type :
conf
DOI :
10.1109/ICCEA.2010.126
Filename :
5445756
Link To Document :
بازگشت