Title :
Ultra thin chips for miniaturized products
Author :
Jung, Erik ; Ostmann, A. ; Wojakowski, D. ; Landesberger, C. ; Aschenbrenner, R. ; Reichl, H.
Author_Institution :
FhG-IZM, Technische Univ. Berlin, Germany
Abstract :
The demand to miniaturize products especially for mobile applications and autonomous systems is continuing to drive the evolution of electronic products and manufacturing methods. One key to miniaturization developed in the past was the use of unpackaged, bare dice. Saving the volume and weight of the package, significant reduction in footprint was achieved. A next step conceived to further the miniaturization is the integration of functions on miniaturized subsystems, i.e. System-in-Package (SiP), in contrast to a full silicon integration (System-on-Chip, SoC). The use of recent manufacturing methods allows to merge the SiP approach with a volumetric integration. Up to now, most of the systems utilize single- or double-sided populated system carriers. Embedding of passive components was a first step forward. A new challenge is to incorporate not only passive components, but active circuitry (IC\´s) and the necessary thermal management as well. Ultra thin chips (i.e. silicon dies thinned down to /spl sim/50 /spl mu/m total thickness) lend themselves to reach these goals. Chips with that thickness can be embedded in the dielectric layers of modem laminate PCB\´s. Micro via technology allows to connect the embedded chip to the outer faces of the system circuitry. As an ultimate goal for microsystem integration, the embedding of optical and fluidical system components can be envisioned. This paper presents the first approach to embed thin silicon dies in to polymeric system carriers. The aspects of embedding and making the electrical contact as well as the thermal management are highlighted. To reach the goal of a vertically stackable "box-of-bricks" type of ultra thin (UT) package, thin silicon chips are embedded and interconnected on a peripheral UT BGA.
Keywords :
ball grid arrays; elemental semiconductors; integrated circuit packaging; polymer films; semiconductor technology; silicon; thermal management (packaging); 50 micron; Si; Si chips; UT BGA; box-of-bricks; dielectric coating; embedding; laminate PCB; microsystem integration; mobile applications; system-in-package; system-on-chip; thermal management; ultra thin package; via formation; Circuits; Dielectrics; Electronics packaging; Integrated optics; Laminates; Manufacturing; Modems; Silicon; System-on-a-chip; Thermal management;
Conference_Titel :
Polymers and Adhesives in Microelectronics and Photonics, 2001. First International IEEE Conference on
Conference_Location :
Potsdam, Germany
Print_ISBN :
0-7803-7220-4
DOI :
10.1109/POLYTR.2001.973287