DocumentCode :
2048600
Title :
A novel synthesis approach for active leakage power reduction using dynamic supply gating
Author :
Bhunia, Swarup ; Banerjee, Nilanjan ; Chen, Qikai ; Mahmoodi, Hamid ; Roy, Kaushik
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2005
fDate :
13-17 June 2005
Firstpage :
479
Lastpage :
484
Abstract :
Due to exponential increase in subthreshold leakage with technology scaling and temperature increase, leakage power is becoming a major fraction of total power in the active mode. We present a novel low-cost design methodology with associated synthesis flow for reducing both switching and active leakage power using dynamic supply gating. A logic synthesis approach based on Shannon expansion is proposed that dynamically applies supply gating to idle parts of general logic circuits even when they are performing useful computation. Experimental results on a set of MCNC benchmark circuits in a predictive 70nm process exhibits improvements of 15% to 88% in total active power compared to the results obtained by a conventional optimization flow.
Keywords :
leakage currents; logic circuits; logic design; low-power electronics; network synthesis; 70 nm; MCNC benchmark circuits; Shannon expansion; active leakage power reduction; dynamic supply gating; logic circuits; logic synthesis; subthreshold leakage; technology scaling; Algorithm design and analysis; Circuit synthesis; Design methodology; Integrated circuit synthesis; Leakage current; Logic circuits; Power dissipation; Subthreshold current; Switching circuits; Temperature dependence;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings. 42nd
Print_ISBN :
1-59593-058-2
Type :
conf
DOI :
10.1109/DAC.2005.193857
Filename :
1510377
Link To Document :
بازگشت