Title :
Coping with re-usability using sequential ATPG: a practical case study
Author :
Van Sas, Jos ; Huyskens, Erik ; Naert, Hans ; Schell, Fred ; van de Goor, Ad
Author_Institution :
Alcatel Bell Telephone, Antwerp, Belgium
Abstract :
To be able to manage increasing chip complexity, the re-use of already designed functional modules has become a standard design practise in state-of-the-art ASIC design. In this paper, the impact of these re-used modules on the testability of the entire chip has been investigated. For this purpose, a complex telecom ASIC with re-used interface logic running at 155 MHz, used in an ATM (Asynchronous Transfer Mode) application, has been studied. The single stuck-at fault coverage for the random logic, obtained with combinational ATPG, has been increased by 21% by performing some minor design modifications and using sequential ATPG. In addition, it has been shown that with respect to IDDQ testing, automatic test vector generation has to be preferred over fault grading hand-written functional test vector sets. With IDDQ test vector generation 95% fault coverage has been obtained with only 66% of the flip-flops being scannable
Keywords :
application specific integrated circuits; asynchronous transfer mode; automatic test software; automatic testing; boundary scan testing; built-in self test; design for testability; fault diagnosis; integrated circuit design; integrated circuit testing; logic CAD; logic testing; sequential circuits; BIST; DFT; IDDQ testing; asynchronous transfer mode; automatic test vector generation; boundary scan; chip complexity; chip testability; complex telecom ASIC; fault simulation; flip-flops; high speed ASIC; logic testing; packetizer; random logic; re-usability; re-used interface logic; re-used modules; sequential ATPG; single stuck-at fault coverage; Application specific integrated circuits; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Clocks; Computer aided software engineering; Design for testability; Logic testing; Sequential analysis;
Conference_Titel :
Test Conference, 1995. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-2992-9
DOI :
10.1109/TEST.1995.529840