DocumentCode :
2050100
Title :
CAD tools for variation tolerance
Author :
Blaauw, David ; Chopra, Kaviraj
Author_Institution :
Michigan Univ., Ann Arbor, MI, USA
fYear :
2005
fDate :
13-17 June 2005
Firstpage :
766
Abstract :
Process variability greatly affects power and timing of nanometer scale CMOS circuits, leading to parametric yield loss due to both timing and power constraint violations. This parametric yield loss will continue to worsen in future technologies as a result of increasing process variations (Nassif, 2000) and the increased importance of leakage power. Hence, statistical techniques are required to maximize parametric yield under given power and frequency constraints. Recently, much progress has been reported in the area of statistical modeling of leakage power (Rao et al., 2004) and circuit timing. These techniques are useful in analyzing the impact of process variations on performance and power in nanometer CMOS designs. In this extended abstract, we outline the need for statistical optimization methods.
Keywords :
CMOS integrated circuits; circuit CAD; circuit optimisation; integrated circuit design; nanoelectronics; statistical analysis; CAD tools; CMOS integrated circuits; circuit CAD; circuit optimisation; circuit timing; integrated circuit design; leakage power; nanoelectronics; nanometer scale CMOS circuits; parametric yield loss; process variations; statistical analysis; statistical techniques; variation tolerance; CMOS process; CMOS technology; Circuits; Delay; Design optimization; Information analysis; Optimization methods; Semiconductor device modeling; Statistical analysis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings. 42nd
Print_ISBN :
1-59593-058-2
Type :
conf
DOI :
10.1109/DAC.2005.193917
Filename :
1510437
Link To Document :
بازگشت