Title :
A fault model and a test method for analog fuzzy logic circuits
Author_Institution :
Inst. fur Theor. Elektrotech., Hannover Univ., Germany
Abstract :
Analog circuit implementations of fuzzy logic are characterized by performing logical connectives of analog signals. They can be considered as generalization of digital circuits to a range of logical values, thus forming a special class of analog circuits. The idea of this work is to exploit this relationship for testing. For fault modeling the behavior of faulty fuzzy gates is investigated through simulations of transistor-level failures such as shorts and opens. The deviation fault model is employed on the level of the fuzzy gates and the failures are mapped onto model faults. The resulting deviation fault sets for the fuzzy gates show a close correspondence to the collapsed stuck fault sets for the Boolean gates and, hence, the circuits can be tested with binary patterns. A slightly modified five-valued logic which allows for the analog test responses makes possible the use of the test methods for digital circuits. For practical application the use of a digital ATE and BIST by simple on-chip hardware are sketched
Keywords :
BiCMOS analogue integrated circuits; CMOS analogue integrated circuits; automatic test software; bipolar analogue integrated circuits; circuit analysis computing; combinational circuits; fault diagnosis; fuzzy logic; integrated circuit design; integrated circuit modelling; integrated circuit testing; logic CAD; logic partitioning; logic testing; minimisation of switching nets; multivalued logic circuits; BIST; BiCMOS analog technology; Boolean gates; CMOS analog technology; analog fuzzy logic circuits; analog test responses; bipolar analog technology; collapsed stuck fault sets; combinational fuzzy logic partition; deviation fault model; digital ATE; fault model; faulty fuzzy gates; five-valued logic; mixed signal circuits; opens; shorts; simple on-chip hardware; simulations; transistor-level failures; Analog circuits; Built-in self-test; Circuit faults; Circuit simulation; Circuit testing; Digital circuits; Fuzzy logic; Fuzzy sets; Logic circuits; Logic testing;
Conference_Titel :
Test Conference, 1995. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-2992-9
DOI :
10.1109/TEST.1995.529843