Title :
Evaluating CLB designs under multiple SETs in SRAM-based FPGAs
Author :
Ben Dhia, Arwa ; Naviner, L. ; Matherat, Philippe
Author_Institution :
Inst. TELECOM, TELECOM ParisTech, Paris, France
Abstract :
Defects as well as soft errors are a growing concern in micro and nanoelectronics. Multiple faults induced by single event effects are expected to be seen more often. Thus, reliability has become an important design criterion. In this context, we are concerned about the susceptibility of SRAM-based FPGA´s logic blocks to multiple single event transients. Our target is to select the most reliable CLB design among different architectures of hardened CLBs, under the constraint of limited overheads. After synthesizing the candidate CLB architectures in STM 65nm CMOS technology, we compare them in terms of logical masking and reliability, and evaluate their area, time and power overheads. The most reliable CLB design is selected according to a metric expressing the tradeoff between the reliability gain and the cost penalties.
Keywords :
CMOS memory circuits; SRAM chips; field programmable gate arrays; integrated circuit reliability; logic design; logic testing; SET; SRAM-based FPGA; STM CMOS technology; cost penalties; defects; design criterion; logic blocks; logical masking; microelectronics; nanoelectronics; reliability gain; single event effects; single event transients; size 65 nm; soft errors; Circuit faults; Computer architecture; Fault tolerance; Fault tolerant systems; Reliability engineering; Tunneling magnetoresistance;
Conference_Titel :
Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT), 2013 IEEE International Symposium on
Conference_Location :
New York City, NY
Print_ISBN :
978-1-4799-1583-5
DOI :
10.1109/DFT.2013.6653592