DocumentCode :
2053038
Title :
On-chip error correction with unreliable decoders: Fundamental physical limits
Author :
Ganesh, Natesh ; Anderson, N.G.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Massachusetts, Amherst, MA, USA
fYear :
2013
fDate :
2-4 Oct. 2013
Firstpage :
284
Lastpage :
289
Abstract :
Performance-power-area tradeoffs for on-chip error correction with unreliable decoders are considered from a physical-information-theoretic perspective. Fundamental upper bounds on information throughput under decoding power and heat removal constraints are obtained as a function of decoder efficacy for (n, k) linear block codes. Evaluation of these bounds is demonstrated for implementation of a (7,4) Hamming code in an illustrative example involving a classical bit-flip channel and a noisy decoder, and extension to codes with memory is briefly discussed. These bounds depend only on the statistical decoder input characteristics, the efficacy with which the decoder implements its intended function, and the decoder area; they are not derived from technology-specific assumptions about the decoder circuitry. As such, they can be used to explore tradeoffs between ultimate capabilities and resource requirements in the kinds of error correction scenarios that may be encountered in post-CMOS nanocomputing systems, where the decoding hardware designed to enhance reliability may itself be unreliable.
Keywords :
Hamming codes; block codes; decoding; error correction codes; linear codes; (7,4) Hamming code; (n, k) linear block codes; bit-flip channel; decoder circuitry; decoder efficacy; decoding power; fundamental physical limits; heat removal constraints; information throughput; noisy decoder; on-chip error correction; performance-power-area tradeoffs; physical-information-theoretic perspective; post-CMOS nanocomputing systems; statistical decoder input characteristics; unreliable decoders; Decoding; Error correction; Loss measurement; Noise; Noise measurement; Registers; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT), 2013 IEEE International Symposium on
Conference_Location :
New York City, NY
ISSN :
1550-5774
Print_ISBN :
978-1-4799-1583-5
Type :
conf
DOI :
10.1109/DFT.2013.6653620
Filename :
6653620
Link To Document :
بازگشت