DocumentCode :
2053379
Title :
Low power and memory efficient FFT architecture using modified CORDIC algorithm
Author :
Malashri, A. ; Paramasivam, C.
Author_Institution :
Dept. of ECE, K.S. Rangasamy Coll. of Technol., Tiruchengode, India
fYear :
2013
fDate :
21-22 Feb. 2013
Firstpage :
1041
Lastpage :
1046
Abstract :
This paper presents a pipelined, reduced memory and low power CORDIC-based architecture for fast Fourier transform implementation. The proposed algorithm utilizes a new addressing scheme and the associated angle generator logic in order to remove any ROM usage for storing twiddle factors. CORDIC is implemented by a simple hardware through repeated shift-add operations Low power is achieved by the using the Coordinate Rotation Digital Computer algorithm in the place of conventional multiplication and furthermore, dynamic power consumption is reduced with no delay penalties.
Keywords :
digital arithmetic; fast Fourier transforms; read-only storage; ROM usage; addressing scheme; associated angle generator logic; coordinate rotation digital computer algorithm; dynamic power consumption; efficient FFT architecture; fast Fourier transform implementation; modified CORDIC algorithm; Algorithm design and analysis; Generators; Memory management; Random access memory; Registers; Vectors; CORDIC; FFT; Low power; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Communication and Embedded Systems (ICICES), 2013 International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-4673-5786-9
Type :
conf
DOI :
10.1109/ICICES.2013.6508309
Filename :
6508309
Link To Document :
بازگشت