DocumentCode :
2057093
Title :
A novel 18 GHz 1.3 mW CMOS frequency divider with high input sensitivity
Author :
Fard, Ali ; Åberg, Denny
Author_Institution :
Dept. of Comput. Sci. & Electron., Malardalen Univ., Vasteras, Sweden
Volume :
2
fYear :
2005
fDate :
14-15 July 2005
Firstpage :
409
Abstract :
A novel CMOS high speed divide-by-two circuit with very low power consumption is proposed in this paper. The circuit features very low input capacitance and a wide locking range of 1.5-18 GHz with a power consumption of less than 1.3 mW at 1.8 V. The input sensitivity of the stage is improved significantly when compared to conventional dynamic loaded high frequency dividers. The concept and design issue of the circuit is presented together with a performance comparison to existing topologies. The idea is demonstrated and verified in a standard 0.18 μm CMOS process through realistic simulations originating from a complete layout using moderately extracted parasitics.
Keywords :
CMOS integrated circuits; frequency dividers; high-speed integrated circuits; integrated circuit design; low-power electronics; 0.18 micron; 1.3 mW; 1.5 to 18 GHz; 1.8 V; CMOS frequency divider; high speed divide-by-two circuit; low power consumption; CMOS technology; Capacitance; Circuits; Costs; Energy consumption; Frequency conversion; Frequency synthesizers; Latches; Optical frequency conversion; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2005. ISSCS 2005. International Symposium on
Print_ISBN :
0-7803-9029-6
Type :
conf
DOI :
10.1109/ISSCS.2005.1511264
Filename :
1511264
Link To Document :
بازگشت