DocumentCode :
2057534
Title :
Fault coverage analysis for physically-based CMOS bridging faults at different power supply voltages
Author :
Liao, Yuyun ; Walker, D.M.H.
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
fYear :
1996
fDate :
20-25 Oct 1996
Firstpage :
767
Lastpage :
775
Abstract :
Bridging faults in CMOS circuits sometimes degrade the output voltage and time performance without altering the logic function. The traditional voltage testing models based on the normal power supply voltage do not accurately model this behavior. In this paper we develop a model of bridging faults that accounts for both the bridging resistance distribution and gate sensitization and propagation choices. This model shows that fault coverage increases at lower power supply voltages. It suggests that decreasing the power supply voltage is a promising technique to maximize the real fault coverage of voltage tests, thereby minimizing the number of relatively slow Iddq tests required to achieve high quality
Keywords :
CMOS logic circuits; SPICE; electric resistance measurement; integrated circuit modelling; integrated circuit testing; power supply circuits; sensitivity analysis; voltage measurement; CMOS bridging faults; CMOS circuits; Iddq tests; bridging resistance distribution; fault coverage; fault coverage analysis; gate sensitization; logic function; model; power supply voltage; power supply voltages; time performance; traditional voltage testing models; CMOS logic circuits; Circuit faults; Circuit testing; Degradation; Fault detection; Logic functions; Logic testing; Low voltage; Power supplies; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1996. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-3541-4
Type :
conf
DOI :
10.1109/TEST.1996.557136
Filename :
557136
Link To Document :
بازگشت