Title :
Scalable FIR filtering on transport triggered architecture processor
Author :
Salmela, Perttu ; Jarvinen, T. ; Takala, Jarmo ; Sipilä, Teemu
Author_Institution :
Inst. of Digital & Comput. Syst., Tampere Univ. of Technol., Finland
Abstract :
FIR filtering is an inevitable DSP operation in a wide variety of applications. In this paper, a processor based FIR filter, which is scalable in terms of multiply and accumulate units, is presented. The transport triggered architecture processor is accompanied with resources, which accelerate the FIR filtering. Depending on the number of resources, parallel code is configured to achieve high utilization of hardware. The main benefit of adapting the computing resources close to the computational load is efficient resource utilization and thereby savings in cost.
Keywords :
FIR filters; digital signal processing chips; DSP operation; FIR filtering; parallel code; transport triggered architecture processor; Application software; Clocks; Computer architecture; Digital signal processing; Filtering; Finite impulse response filter; Frequency; Hardware; Parallel processing; Throughput;
Conference_Titel :
Signals, Circuits and Systems, 2005. ISSCS 2005. International Symposium on
Print_ISBN :
0-7803-9029-6
DOI :
10.1109/ISSCS.2005.1511285