DocumentCode :
2058458
Title :
Back-annotation of timing information into a formal hardware model: a case study
Author :
Westerlund, Tomi ; Paakkulainen, Jani ; Plosila, Juha
Author_Institution :
Turku Centre for Comput. Sci., Finland
Volume :
2
fYear :
2005
fDate :
14-15 July 2005
Firstpage :
625
Abstract :
In this paper we present a back-annotation of timing information into a formal hardware component. The formal model is represented using timed action system with which we are able to model temporal properties of a system in addition to functional properties. We give a low-level timed action system model for a protocol processor´s basic components. For these components we have corresponding synthesizable VHDL models. The timing information is obtained from the synthesized VHDL model, and the tenability of the timing is verified against the given time constraints. Time constraints are used to ensure that the timed action system model fulfills its timing obligations.
Keywords :
formal verification; hardware description languages; integrated circuit design; integrated circuit modelling; formal hardware model; protocol processor basic components; synthesizable VHDL models; temporal properties; time constraints; timed action system; timing information; Command languages; Computer aided software engineering; Computer science; Hardware; Paper technology; Protocols; Sockets; Software systems; Time factors; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Circuits and Systems, 2005. ISSCS 2005. International Symposium on
Print_ISBN :
0-7803-9029-6
Type :
conf
DOI :
10.1109/ISSCS.2005.1511318
Filename :
1511318
Link To Document :
بازگشت