Title :
Background charge insensitive single electron memory devices
Author :
Yadavalli, Kameshwar K. ; Orlov, Alexei O. ; Snider, Gregory L. ; Korotkov, Alexander N.
Author_Institution :
Dept. of Electr. Eng., Notre Dame Univ., IN, USA
Abstract :
We present an overview of the experiments on lateral gap floating gate single electron memory cells with different gaps between the floating gate and the control gate. Charging of the floating gate is observed in these devices. A background charge insensitive mode of operation is demonstrated in a device, with a bit of information represented by about 20 electrons. Experiments are performed to understand charging at high bias in large gaps, and a charge trapping network is proposed to account for the observed results. A fabrication process for stacked geometry devices is developed involving oxide growth in oxygen plasma. Initial experiments indicate the feasibility of using this method to fabricate memory cells with precise tunnel barriers.
Keywords :
Coulomb blockade; single electron transistors; tunnelling; background charge insensitive single electron memory devices; charge trapping network; lateral gap floating gate single electron memory cells; memory cells; oxide growth; oxygen plasma; tunnel barriers; Electron traps; FETs; Fabrication; Geometry; Lead compounds; MOSFET circuits; Nonvolatile memory; Plasma devices; Single electron memory; Tunneling;
Conference_Titel :
Nanotechnology, 2003. IEEE-NANO 2003. 2003 Third IEEE Conference on
Print_ISBN :
0-7803-7976-4
DOI :
10.1109/NANO.2003.1230974