DocumentCode :
2060060
Title :
Prefix Parallel Adder Virtual Implementation in Reversible Logic
Author :
Feinstein, David Y. ; Thornton, Mitchell A. ; Nair, V.S.S.
Author_Institution :
Southern Methodist Univ., University Park
fYear :
2007
fDate :
20-22 April 2007
Firstpage :
74
Lastpage :
80
Abstract :
This paper demonstrates a simplified approach for reversible logic synthesis based on direct translation of the circuit VHDL description into virtual Fredkin gates. We investigate the size and speed of such a reversible logic implementation of the Brent-Kung Parallel Prefix Adder (PPA) in comparison to a standard logic implementation. Using the Altera Corporation´s Quartic II synthesis and simulation tool, we show that our virtual reversible logic implementation follows the O(log2n) delay and O(n) cost of the standard logic implementation.
Keywords :
adders; Brent-Kung parallel prefix adder; PPA; parallel adder virtual implementation; standard logic implementation; virtual Fredkin gates; Adders; CMOS logic circuits; Circuit simulation; Circuit synthesis; Costs; Libraries; Logic circuits; Logic design; Logic devices; Power dissipation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Region 5 Technical Conference, 2007 IEEE
Conference_Location :
Fayetteville, AR
Print_ISBN :
978-1-4244-1280-8
Electronic_ISBN :
978-1-4244-1280-8
Type :
conf
DOI :
10.1109/TPSD.2007.4380355
Filename :
4380355
Link To Document :
بازگشت