DocumentCode :
2060146
Title :
A methodology to design efficient BIST test pattern generators
Author :
Chen, Chih-Ang ; Gupta, Sandeep K.
Author_Institution :
Dept. of Electr. Eng. Syst., Univ. of Southern California, Los Angeles, CA, USA
fYear :
1995
fDate :
21-25 Oct 1995
Firstpage :
814
Lastpage :
823
Abstract :
This paper describes a new technique to design efficient test pattern generators (TPGs) for built-in self-test (BIST). The proposed technique identifies compatible circuit inputs that can be connected to the same TPG stage in the test mode. Compatibility between circuit inputs is determined by analyzing the circuit function to guarantee coverage of all faults in a given target fault set. Unlike pseudo-exhaustive testing, circuit inputs that fanout to the same output can be compatible, provided that connecting them to the same TPG stage does not cause any loss of fault coverage. Experimental results show that TPGs designed by the proposed technique achieve 100% stuck-at fault coverage in practical test length (⩽228) with low hardware overhead and performance penalty for a wide range of benchmark circuits
Keywords :
VLSI; built-in self test; fault diagnosis; fault location; integrated circuit testing; logic testing; BIST; TPG stage; VLSI; benchmark circuits; circuit function; circuit inputs; compatible circuit inputs; fault coverage; hardware overhead; performance penalty; pseudo-exhaustive testing; stuck-at fault coverage; target fault set; test length; test mode; test pattern generator; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Design methodology; Hardware; Logic testing; Random sequences; System testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1995. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-2992-9
Type :
conf
DOI :
10.1109/TEST.1995.529913
Filename :
529913
Link To Document :
بازگشت