DocumentCode :
2061550
Title :
4.7 A 409GOPS/W adaptive and resilient domino register file in 22nm tri-gate CMOS featuring in-situ timing margin and error detection for tolerance to within-die variation, voltage droop, temperature and aging
Author :
Kulkarni, Jaydeep P. ; Tokunaga, Carlos ; Aseron, Paolo ; Nguyen, Trang ; Augustine, Charles ; Tschanz, James ; De, Vivek
Author_Institution :
Intel, Hillsboro, OR, USA
fYear :
2015
fDate :
22-26 Feb. 2015
Firstpage :
1
Lastpage :
3
Abstract :
8-Transistor (8T) cell 1-read/1-write (1R1W) register files (RF) with domino read and static differential write are critical performance-limiting building blocks in high-performance microprocessor datapaths. The RF operating voltage (V) and frequency (F) are limited by the delay of the precharge-evaluate read critical path. Traditionally, the operating V/F is set to ensure no read timing error across all data access patterns in the RF array in the presence of within-die (WID) parameter (P) variations, and worst-case voltage droops, temperature (T) changes and transistor-aging-induced delay degradations. However, many of these worst-case conditions and events are rare during normal operation. Therefore, these V/F guardbands can severely limit the best-achievable performance and energy efficiency in scaled CMOS process.
Keywords :
CMOS logic circuits; microprocessor chips; domino register file; energy efficiency; error detection; high-performance microprocessor datapaths; in-situ timing margin; precharge-evaluate read critical path; scaled CMOS process; tri-gate CMOS; voltage droop; within-die variation; Arrays; Delays; Frequency measurement; Measurement uncertainty; Radio frequency; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid- State Circuits Conference - (ISSCC), 2015 IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4799-6223-5
Type :
conf
DOI :
10.1109/ISSCC.2015.7062936
Filename :
7062936
Link To Document :
بازگشت